diff options
Diffstat (limited to 'target/linux/brcm63xx/files')
5 files changed, 81 insertions, 2 deletions
diff --git a/target/linux/brcm63xx/files/arch/mips/bcm63xx/clk.c b/target/linux/brcm63xx/files/arch/mips/bcm63xx/clk.c index 909875d07..4d1186eed 100644 --- a/target/linux/brcm63xx/files/arch/mips/bcm63xx/clk.c +++ b/target/linux/brcm63xx/files/arch/mips/bcm63xx/clk.c @@ -51,6 +51,8 @@ static void enet_misc_set(struct clk *clk, int enable)  	if (BCMCPU_IS_6338())  		mask = CKCTL_6338_ENET_EN; +	else if (BCMCPU_IS_6345()) +		mask = CKCTL_6345_ENET_EN;  	else if (BCMCPU_IS_6348())  		mask = CKCTL_6348_ENET_EN;  	else diff --git a/target/linux/brcm63xx/files/arch/mips/bcm63xx/cpu.c b/target/linux/brcm63xx/files/arch/mips/bcm63xx/cpu.c index c6f7fad21..5b380ef7b 100644 --- a/target/linux/brcm63xx/files/arch/mips/bcm63xx/cpu.c +++ b/target/linux/brcm63xx/files/arch/mips/bcm63xx/cpu.c @@ -88,11 +88,25 @@ static const unsigned long bcm96338_regs_spi[] = {   */  static const unsigned long bcm96345_regs_base[] = { +	[RSET_DSL_LMEM]		= BCM_6345_DSL_LMEM_BASE,  	[RSET_PERF]		= BCM_6345_PERF_BASE,  	[RSET_TIMER]		= BCM_6345_TIMER_BASE,  	[RSET_WDT]		= BCM_6345_WDT_BASE,  	[RSET_UART0]		= BCM_6345_UART0_BASE,  	[RSET_GPIO]		= BCM_6345_GPIO_BASE, +	[RSET_SPI]		= BCM_6345_SPI_BASE, +	[RSET_OHCI0]		= BCM_6345_OHCI0_BASE, +	[RSET_OHCI_PRIV]	= BCM_6345_OHCI_PRIV_BASE, +	[RSET_USBH_PRIV]	= BCM_6345_USBH_PRIV_BASE, +	[RSET_UDC0]		= BCM_6345_UDC0_BASE, +	[RSET_MPI]		= BCM_6345_MPI_BASE, +	[RSET_PCMCIA]		= BCM_6345_PCMCIA_BASE, +	[RSET_SDRAM]		= BCM_6345_SDRAM_BASE, +	[RSET_DSL]		= BCM_6345_DSL_BASE, +	[RSET_ENET0]		= BCM_6345_ENET0_BASE, +	[RSET_ENETDMA]		= BCM_6345_ENETDMA_BASE, +	[RSET_MEMC]		= BCM_6345_MEMC_BASE, +	[RSET_DDR]		= BCM_6345_DDR_BASE,  };  static const int bcm96345_irqs[] = { @@ -101,6 +115,8 @@ static const int bcm96345_irqs[] = {  	[IRQ_DSL]		= BCM_6345_DSL_IRQ,  	[IRQ_ENET0]		= BCM_6345_ENET0_IRQ,  	[IRQ_ENET_PHY]		= BCM_6345_ENET_PHY_IRQ, +	[IRQ_ENET0_RXDMA]	= BCM_6345_ENET0_RXDMA_IRQ, +	[IRQ_ENET0_TXDMA]	= BCM_6345_ENET0_TXDMA_IRQ,  };  /* diff --git a/target/linux/brcm63xx/files/arch/mips/bcm63xx/prom.c b/target/linux/brcm63xx/files/arch/mips/bcm63xx/prom.c index 7e52822aa..fb284fbc5 100644 --- a/target/linux/brcm63xx/files/arch/mips/bcm63xx/prom.c +++ b/target/linux/brcm63xx/files/arch/mips/bcm63xx/prom.c @@ -28,6 +28,8 @@ void __init prom_init(void)  	/* disable all hardware blocks clock for now */  	if (BCMCPU_IS_6338())  		mask = CKCTL_6338_ALL_SAFE_EN; +	else if (BCMCPU_IS_6345()) +		mask = CKCTL_6345_ALL_SAFE_EN;  	else if (BCMCPU_IS_6348())  		mask = CKCTL_6348_ALL_SAFE_EN;  	else diff --git a/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_cpu.h b/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_cpu.h index 58ed2705b..d8eec56c7 100644 --- a/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_cpu.h +++ b/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_cpu.h @@ -151,18 +151,39 @@ enum bcm63xx_regs_set {  /*   * 6345 register sets base address   */ +#define BCM_6345_DSL_LMEM_BASE		(0xfff00000)  #define BCM_6345_PERF_BASE		(0xfffe0000) +#define BCM_6345_BB_BASE		(0xfffe0100)  #define BCM_6345_TIMER_BASE		(0xfffe0200)  #define BCM_6345_WDT_BASE		(0xfffe021c)  #define BCM_6345_UART0_BASE		(0xfffe0300)  #define BCM_6345_GPIO_BASE		(0xfffe0400) +#define BCM_6345_SPI_BASE		(0xdeadbeef) +#define BCM_6345_UDC0_BASE		(0xdeadbeef) +#define BCM_6345_USBDMA_BASE		(0xfffe2800) +#define BCM_6345_ENET0_BASE		(0xfffe1800) +#define BCM_6345_ENETDMA_BASE		(0xfffe2800) +#define BCM_6345_PCMCIA_BASE		(0xfffe2028) +#define BCM_6345_MPI_BASE		(0xdeadbeef) +#define BCM_6345_OHCI0_BASE		(0xfffe2100) +#define BCM_6345_OHCI_PRIV_BASE		(0xfffe2200) +#define BCM_6345_USBH_PRIV_BASE		(0xdeadbeef) +#define BCM_6345_SDRAM_REGS_BASE	(0xfffe2300) +#define BCM_6345_DSL_BASE		(0xdeadbeef) +#define BCM_6345_SAR_BASE		(0xdeadbeef) +#define BCM_6345_UBUS_BASE		(0xdeadbeef) +#define BCM_6345_ENET1_BASE		(0xdeadbeef) +#define BCM_6345_EHCI0_BASE		(0xdeadbeef) +#define BCM_6345_SDRAM_BASE		(0xfffe2300) +#define BCM_6345_MEMC_BASE		(0xdeadbeef) +#define BCM_6345_DDR_BASE		(0xdeadbeef)  /*   * 6348 register sets base address   */  #define BCM_6348_DSL_LMEM_BASE		(0xfff00000)  #define BCM_6348_PERF_BASE		(0xfffe0000) -#define BCM_6348_BB_BASE		(0xfffe0100) /* bus bridge registers */ +#define BCM_6348_BB_BASE		(0xfffe0100)  #define BCM_6348_TIMER_BASE		(0xfffe0200)  #define BCM_6348_WDT_BASE		(0xfffe021c)  #define BCM_6348_UART0_BASE		(0xfffe0300) @@ -269,6 +290,8 @@ static inline unsigned long bcm63xx_regset_address(enum bcm63xx_regs_set set)  #endif  #ifdef CONFIG_BCM63XX_CPU_6345  	switch (set) { +	case RSET_DSL_LMEM: +		return BCM_6345_DSL_LMEM_BASE;  	case RSET_PERF:  		return BCM_6345_PERF_BASE;  	case RSET_TIMER: @@ -279,6 +302,34 @@ static inline unsigned long bcm63xx_regset_address(enum bcm63xx_regs_set set)  		return BCM_6345_UART0_BASE;  	case RSET_GPIO:  		return BCM_6345_GPIO_BASE; +	case RSET_SPI_BASE: +		return BCM_6345_SPI_BASE; +	case RSET_UDC0: +		return BCM_6345_UDC0_BASE; +	case RSET_OHCI0: +		return BCM_6345_OHCI0_BASE; +	case RSET_OHCI_PRIV: +		return BCM_6345_OHCI_PRIV_BASE; +	case RSET_USBH_PRIV: +		return BCM_6345_USBH_PRIV_BASE; +	case RSET_MPI: +		return BCM_6345_MPI_BASE; +	case RSET_PCMCIA: +		return BCM_6345_PCMCIA_BASE; +	case RSET_DSL: +		return BCM_6345_DSL_BASE; +	case RSET_ENET0: +		return BCM_6345_ENET0_BASE; +	case RSET_ENETDMA: +		return BCM_6345_ENETDMA_BASE; +	case RSET_EHCI0: +		return BCM_6345_EHCI0_BASE; +	case RSET_SDRAM: +		return BCM_6345_SDRAM_BASE; +	case RSET_MEMC: +		return BCM_6345_MEMC_BASE; +	case RSET_DDR: +		return BCM_6345_DDR_BASE;  	}  #endif  #ifdef CONFIG_BCM63XX_CPU_6348 @@ -548,6 +599,8 @@ enum bcm63xx_irq {  #define BCM_6345_USB_IRQ		(IRQ_INTERNAL_BASE + 5)  #define BCM_6345_ENET0_IRQ		(IRQ_INTERNAL_BASE + 8)  #define BCM_6345_ENET_PHY_IRQ		(IRQ_INTERNAL_BASE + 12) +#define BCM_6345_ENET0_RXDMA_IRQ	(IRQ_INTERNAL_BASE + 13 + 1) +#define BCM_6345_ENET0_TXDMA_IRQ	(IRQ_INTERNAL_BASE + 13 + 2)  /*   * 6348 irqs diff --git a/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_regs.h b/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_regs.h index 7e215a55e..479668a28 100644 --- a/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_regs.h +++ b/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_regs.h @@ -30,10 +30,17 @@  					CKCTL_6338_SPI_EN)  #define CKCTL_6345_CPU_EN		(1 << 0) +#define CKCTL_6345_BUS_EN		(1 << 1) +#define CKCTL_6345_EBI_EN		(1 << 2)  #define CKCTL_6345_UART_EN		(1 << 3) +#define CKCTL_6345_ADSLPHY_EN		(1 << 4)  #define CKCTL_6345_ENET_EN		(1 << 7)  #define CKCTL_6345_USBH_EN		(1 << 8) +#define CKCTL_6345_ALL_SAFE_EN		(CKCTL_6345_ENET_EN |	\ +					CKCTL_6345_USBH_EN |	\ +					CKCTL_6345_ADSLPHY_EN) +  #define CKCTL_6348_ADSLPHY_EN		(1 << 0)  #define CKCTL_6348_MPI_EN		(1 << 1)  #define CKCTL_6348_SDRAM_EN		(1 << 2) @@ -82,7 +89,6 @@  /* Interrupt Mask register */  #define PERF_IRQMASK_REG		0xc -#define PERF_IRQSTAT_REG		0x10  /* Interrupt Status register */  #define PERF_IRQSTAT_REG		0x10  | 
