diff options
| author | florian <florian@3c298f89-4303-0410-b956-a3cf2f4a3e73> | 2009-07-31 20:15:43 +0000 | 
|---|---|---|
| committer | florian <florian@3c298f89-4303-0410-b956-a3cf2f4a3e73> | 2009-07-31 20:15:43 +0000 | 
| commit | 47ffc5ca6a202975c66434a470fd4adcdef1680b (patch) | |
| tree | 091d4781a62c8d93d5cf4dc886bcfbfbfad5b9be /target/linux/brcm63xx/files/include | |
| parent | f181b502657a40a3cf0e262874b3b2f27dd5c0bd (diff) | |
[brcm63xx] more bcm6345 fixes and definitions, thanks to AndyI
git-svn-id: svn://svn.openwrt.org/openwrt/trunk@17066 3c298f89-4303-0410-b956-a3cf2f4a3e73
Diffstat (limited to 'target/linux/brcm63xx/files/include')
| -rw-r--r-- | target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_cpu.h | 55 | ||||
| -rw-r--r-- | target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_regs.h | 8 | 
2 files changed, 61 insertions, 2 deletions
diff --git a/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_cpu.h b/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_cpu.h index 58ed2705b..d8eec56c7 100644 --- a/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_cpu.h +++ b/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_cpu.h @@ -151,18 +151,39 @@ enum bcm63xx_regs_set {  /*   * 6345 register sets base address   */ +#define BCM_6345_DSL_LMEM_BASE		(0xfff00000)  #define BCM_6345_PERF_BASE		(0xfffe0000) +#define BCM_6345_BB_BASE		(0xfffe0100)  #define BCM_6345_TIMER_BASE		(0xfffe0200)  #define BCM_6345_WDT_BASE		(0xfffe021c)  #define BCM_6345_UART0_BASE		(0xfffe0300)  #define BCM_6345_GPIO_BASE		(0xfffe0400) +#define BCM_6345_SPI_BASE		(0xdeadbeef) +#define BCM_6345_UDC0_BASE		(0xdeadbeef) +#define BCM_6345_USBDMA_BASE		(0xfffe2800) +#define BCM_6345_ENET0_BASE		(0xfffe1800) +#define BCM_6345_ENETDMA_BASE		(0xfffe2800) +#define BCM_6345_PCMCIA_BASE		(0xfffe2028) +#define BCM_6345_MPI_BASE		(0xdeadbeef) +#define BCM_6345_OHCI0_BASE		(0xfffe2100) +#define BCM_6345_OHCI_PRIV_BASE		(0xfffe2200) +#define BCM_6345_USBH_PRIV_BASE		(0xdeadbeef) +#define BCM_6345_SDRAM_REGS_BASE	(0xfffe2300) +#define BCM_6345_DSL_BASE		(0xdeadbeef) +#define BCM_6345_SAR_BASE		(0xdeadbeef) +#define BCM_6345_UBUS_BASE		(0xdeadbeef) +#define BCM_6345_ENET1_BASE		(0xdeadbeef) +#define BCM_6345_EHCI0_BASE		(0xdeadbeef) +#define BCM_6345_SDRAM_BASE		(0xfffe2300) +#define BCM_6345_MEMC_BASE		(0xdeadbeef) +#define BCM_6345_DDR_BASE		(0xdeadbeef)  /*   * 6348 register sets base address   */  #define BCM_6348_DSL_LMEM_BASE		(0xfff00000)  #define BCM_6348_PERF_BASE		(0xfffe0000) -#define BCM_6348_BB_BASE		(0xfffe0100) /* bus bridge registers */ +#define BCM_6348_BB_BASE		(0xfffe0100)  #define BCM_6348_TIMER_BASE		(0xfffe0200)  #define BCM_6348_WDT_BASE		(0xfffe021c)  #define BCM_6348_UART0_BASE		(0xfffe0300) @@ -269,6 +290,8 @@ static inline unsigned long bcm63xx_regset_address(enum bcm63xx_regs_set set)  #endif  #ifdef CONFIG_BCM63XX_CPU_6345  	switch (set) { +	case RSET_DSL_LMEM: +		return BCM_6345_DSL_LMEM_BASE;  	case RSET_PERF:  		return BCM_6345_PERF_BASE;  	case RSET_TIMER: @@ -279,6 +302,34 @@ static inline unsigned long bcm63xx_regset_address(enum bcm63xx_regs_set set)  		return BCM_6345_UART0_BASE;  	case RSET_GPIO:  		return BCM_6345_GPIO_BASE; +	case RSET_SPI_BASE: +		return BCM_6345_SPI_BASE; +	case RSET_UDC0: +		return BCM_6345_UDC0_BASE; +	case RSET_OHCI0: +		return BCM_6345_OHCI0_BASE; +	case RSET_OHCI_PRIV: +		return BCM_6345_OHCI_PRIV_BASE; +	case RSET_USBH_PRIV: +		return BCM_6345_USBH_PRIV_BASE; +	case RSET_MPI: +		return BCM_6345_MPI_BASE; +	case RSET_PCMCIA: +		return BCM_6345_PCMCIA_BASE; +	case RSET_DSL: +		return BCM_6345_DSL_BASE; +	case RSET_ENET0: +		return BCM_6345_ENET0_BASE; +	case RSET_ENETDMA: +		return BCM_6345_ENETDMA_BASE; +	case RSET_EHCI0: +		return BCM_6345_EHCI0_BASE; +	case RSET_SDRAM: +		return BCM_6345_SDRAM_BASE; +	case RSET_MEMC: +		return BCM_6345_MEMC_BASE; +	case RSET_DDR: +		return BCM_6345_DDR_BASE;  	}  #endif  #ifdef CONFIG_BCM63XX_CPU_6348 @@ -548,6 +599,8 @@ enum bcm63xx_irq {  #define BCM_6345_USB_IRQ		(IRQ_INTERNAL_BASE + 5)  #define BCM_6345_ENET0_IRQ		(IRQ_INTERNAL_BASE + 8)  #define BCM_6345_ENET_PHY_IRQ		(IRQ_INTERNAL_BASE + 12) +#define BCM_6345_ENET0_RXDMA_IRQ	(IRQ_INTERNAL_BASE + 13 + 1) +#define BCM_6345_ENET0_TXDMA_IRQ	(IRQ_INTERNAL_BASE + 13 + 2)  /*   * 6348 irqs diff --git a/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_regs.h b/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_regs.h index 7e215a55e..479668a28 100644 --- a/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_regs.h +++ b/target/linux/brcm63xx/files/include/asm-mips/mach-bcm63xx/bcm63xx_regs.h @@ -30,10 +30,17 @@  					CKCTL_6338_SPI_EN)  #define CKCTL_6345_CPU_EN		(1 << 0) +#define CKCTL_6345_BUS_EN		(1 << 1) +#define CKCTL_6345_EBI_EN		(1 << 2)  #define CKCTL_6345_UART_EN		(1 << 3) +#define CKCTL_6345_ADSLPHY_EN		(1 << 4)  #define CKCTL_6345_ENET_EN		(1 << 7)  #define CKCTL_6345_USBH_EN		(1 << 8) +#define CKCTL_6345_ALL_SAFE_EN		(CKCTL_6345_ENET_EN |	\ +					CKCTL_6345_USBH_EN |	\ +					CKCTL_6345_ADSLPHY_EN) +  #define CKCTL_6348_ADSLPHY_EN		(1 << 0)  #define CKCTL_6348_MPI_EN		(1 << 1)  #define CKCTL_6348_SDRAM_EN		(1 << 2) @@ -82,7 +89,6 @@  /* Interrupt Mask register */  #define PERF_IRQMASK_REG		0xc -#define PERF_IRQSTAT_REG		0x10  /* Interrupt Status register */  #define PERF_IRQSTAT_REG		0x10  | 
